# **Dual Precision Retriggerable/Resettable Monostable Multivibrator** The MC14538B is a dual, retriggerable, resettable monostable multivibrator. It may be triggered from either edge of an input pulse, and produces an accurate output pulse over a wide range of widths, the duration and accuracy of which are determined by the external timing components, $C_X$ and $R_X$ . - Unlimited Rise and Fall Time Allowed on the A Trigger Input - Pulse Width Range = 10 μs to 10 s - · Latched Trigger Inputs - · Separate Latched Reset Inputs - 3.0 Vdc to 18 Vdc Operational Limits - Triggerable from Positive (A Input) or Negative–Going Edge (B–Input) - Capable of Driving Two Low-power TTL Loads or One Low-power Schottky TTL Load Over the Rated Temperature Range - Pin-for-pin Compatible with MC14528B and CD4528B (CD4098) - Use the MC54/74HC4538A for Pulse Widths Less Than 10 μs with Supplies Up to 6 V. # MAXIMUM RATINGS\* (Voltages Referenced to VSS) | Symbol | Parameter | Value | Unit | |------------------------------------|----------------------------------------------------|-------------------------------|-------------| | $V_{DD}$ | DC Supply Voltage | - 0.5 to + 18.0 | <b>V</b> | | V <sub>in</sub> , V <sub>out</sub> | Input or Output Voltage (DC or Transient) | -0.5 to V <sub>DD</sub> + 0.5 | <b>&gt;</b> | | l <sub>in</sub> , l <sub>out</sub> | Input or Output Current (DC or Transient), per Pin | ± 10 | mA | | PD | Power Dissipation, per Package† | 500 | mW | | T <sub>stg</sub> | Storage Temperature | - 65 to + 150 | ô | | TL | Lead Temperature (8-Second Soldering) | 260 | °C | <sup>\*</sup> Maximum Ratings are those values beyond which damage to the device may occur. †Temperature Derating: Plastic "P and D/DW" Packages: – 7.0 mW/°C From 65°C To 125°C Ceramic "L" Packages: – 12 mW/°C From 100°C To 125°C #### **ONE-SHOT SELECTION GUIDE** TOTAL OUTPUT PULSE WIDTH RANGE RECOMMENDED PULSE WIDTH RANGE # MC14538B L SUFFIX CERAMIC CASE 620 P SUFFIX PLASTIC CASE 648 DW SUFFIX SOIC CASE 751G #### ORDERING INFORMATION MC14XXXBCP Plastic MC14XXXBCL Ceramic \*MC14XXXBDW SOIC $T_A = -55^{\circ}$ to 125°C for all packages. \* Consult factory for possible "D" suffix SOIC Case 751B. # $\textbf{ELECTRICAL CHARACTERISTICS} \ (\textit{Voltages Referenced to V}_{SS})$ | | | V <sub>DD</sub> | - 5 | 5°C | | 25°C | | 125 | 5°C | | |----------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------------|-----------------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|----------------------------------------------------------------|--------------------------------------------------------------------------------|----------------------|------| | Characteristic | Symbol | Vdc | Min | Max | Min | Typ# | Max | Min | Max | Unit | | Output Voltage "0" Level Vin = VDD or 0 | VOL | 5.0<br>10<br>15 | _<br>_<br>_ | 0.05<br>0.05<br>0.05 | _<br>_<br>_ | 0<br>0<br>0 | 0.05<br>0.05<br>0.05 | _<br>_<br>_ | 0.05<br>0.05<br>0.05 | Vdc | | "1" Level<br>V <sub>in</sub> = 0 or V <sub>DD</sub> | VOH | 5.0<br>10<br>15 | 4.95<br>9.95<br>14.95 | | 4.95<br>9.95<br>14.95 | 5.0<br>10<br>15 | | 4.95<br>9.95<br>14.95 | _ | Vdc | | Input Voltage "0" Level<br>(V <sub>O</sub> = 4.5 or 0.5 Vdc)<br>(V <sub>O</sub> = 9.0 or 1.0 Vdc)<br>(V <sub>O</sub> = 13.5 or 1.5 Vdc) | V <sub>IL</sub> | 5.0<br>10<br>15 | _<br>_<br>_ | 1.5<br>3.0<br>4.0 | _<br>_<br>_ | 2.25<br>4.50<br>6.75 | 1.5<br>3.0<br>4.0 | _<br>_<br>_ | 1.5<br>3.0<br>4.0 | Vdc | | "1" Level $(V_O = 0.5 \text{ or } 4.5 \text{ Vdc})$ $(V_O = 1.0 \text{ or } 9.0 \text{ Vdc})$ $(V_O = 1.5 \text{ or } 13.5 \text{ Vdc})$ | VIH | 5.0<br>10<br>15 | 3.5<br>7.0<br>11 | | 3.5<br>7.0<br>11 | 2.75<br>5.50<br>8.25 | | 3.5<br>7.0<br>11 | _<br>_<br>_ | Vdc | | Output Drive Current (V <sub>OH</sub> = 2.5 Vdc) Source (V <sub>OH</sub> = 4.6 Vdc) (V <sub>OH</sub> = 9.5 Vdc) (V <sub>OH</sub> = 13.5 Vdc) | ЮН | 5.0<br>5.0<br>10<br>15 | - 3.0<br>- 0.64<br>- 1.6<br>- 4.2 | | - 2.4<br>- 0.51<br>- 1.3<br>- 3.4 | - 4.2<br>- 0.88<br>- 2.25<br>- 8.8 | | - 1.7<br>- 0.36<br>- 0.9<br>- 2.4 | _<br>_<br>_<br>_ | mAdc | | $(V_{OL} = 0.4 \text{ Vdc})$ Sink $(V_{OL} = 0.5 \text{ Vdc})$ $(V_{OL} = 1.5 \text{ Vdc})$ | loL | 5.0<br>10<br>15 | 0.64<br>1.6<br>4.2 | _<br>_<br>_ | 0.51<br>1.3<br>3.4 | 0.88<br>2.25<br>8.8 | _<br>_<br>_ | 0.36<br>0.9<br>2.4 | _ | mAdc | | Input Current, Pin 2 or 14 | lin | 15 | _ | ±0.05 | _ | ±0.00001 | ±0.05 | | ±0.5 | μAdc | | Input Current, Other Inputs | l <sub>in</sub> | 15 | _ | ±0.1 | _ | ±0.00001 | ±0.1 | _ | ±1.0 | μAdc | | Input Capacitance, Pin 2 or 14 | C <sub>in</sub> | _ | _ | _ | _ | 25 | _ | _ | _ | pF | | Input Capacitance, Other Inputs<br>(Vin = 0) | C <sub>in</sub> | _ | _ | _ | _ | 5.0 | 7.5 | _ | _ | pF | | Quiescent Current<br>(Per Package)<br>Q = Low, $\overline{Q}$ = High | IDD | 5.0<br>10<br>15 | _<br>_ | 5.0<br>10<br>20 | | 0.005<br>0.010<br>0.015 | 5.0<br>10<br>20 | _<br> | 150<br>300<br>600 | μAdc | | Quiescent Current, Active State (Both) (Per Package) Q = High, Q = Low | IDD | 5.0<br>10<br>15 | _<br>_<br>_ | 2.0<br>2.0<br>2.0 | _<br>_<br>_ | 0.04<br>0.08<br>0.13 | 0.20<br>0.45<br>0.70 | _<br>_<br>_ | 2.0<br>2.0<br>2.0 | mAdc | | **Total Supply Current at an external load capacitance (C <sub>L</sub> ) and at external timing network (R <sub>X</sub> , C <sub>X</sub> ) | Т | 5.0<br>10 | | I <sub>T</sub> = (8.0 x<br>I <sub>T</sub> = (1.25<br>where: | : 10 <sup>-2</sup> ) R <sub>2</sub><br>x 10 <sup>-1</sup> ) F<br>l <del>ך</del> in μA (ο<br>Cχ in μF, ( | (Cxf + 4Cxf<br>xCxf + 9Cxf<br>RxCxf + 12C<br>ne monostal<br>CL in pF, Rx<br>ne input freq | + 2 x 10 <sup></sup><br>Xf + 3 x 1<br>ble switchi<br>in k ohms | <sup>5</sup> C <sub>L</sub> f<br>0 <sup>–5</sup> C <sub>L</sub> f<br>ng only), | | μAdc | #Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range $V_{SS} \le (V_{in} \text{ or } V_{out}) \le V_{DD}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either $V_{SS}$ or $V_{DD}$ ). Unused outputs must be left open. <sup>\*\*</sup>The formulas given are for the typical characteristics only at 25°C. # **SWITCHING CHARACTERISTICS\*** ( $C_L = 50 \text{ pF}, T_A = 25^{\circ}\text{C}$ ) | | | V <sub>DD</sub> | | All Types | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|-----------------|----------------------|-------------------------|-------------------------|------| | Characteristic | Symbol | Vdc | Min | Typ # | Max | Unit | | Output Rise Time $t_{TLH} = (1.35 \text{ ns/pF}) \text{ C}_{L} + 33 \text{ ns}$ $t_{TLH} = (0.60 \text{ ns/pF}) \text{ C}_{L} + 20 \text{ ns}$ $t_{TLH} = (0.40 \text{ ns/pF}) \text{ C}_{L} + 20 \text{ ns}$ | tтLH | 5.0<br>10<br>15 | _<br>_<br>_ | 100<br>50<br>40 | 200<br>100<br>80 | ns | | Output Fall Time $t_{THL} = (1.35 \text{ ns/pF}) \text{ C}_{L} + 33 \text{ ns}$ $t_{THL} = (0.60 \text{ ns/pF}) \text{ C}_{L} + 20 \text{ ns}$ $t_{THL} = (0.40 \text{ ns/pF}) \text{ C}_{L} + 20 \text{ ns}$ | tтнL | 5.0<br>10<br>15 | _<br>_<br>_ | 100<br>50<br>40 | 200<br>100<br>80 | ns | | Propagation Delay Time A or B to Q or $\overline{Q}$ $t_{PLH}$ , $t_{PHL} = (0.90 \text{ ns/pF}) C_L + 255 \text{ ns}$ $t_{PLH}$ , $t_{PHL} = (0.36 \text{ ns/pF}) C_L + 132 \text{ ns}$ $t_{PLH}$ , $t_{PHL} = (0.26 \text{ ns/pF}) C_L + 87 \text{ ns}$ | <sup>†</sup> PLH <sup>,</sup><br><sup>†</sup> PHL | 5.0<br>10<br>15 | _<br>_<br>_ | 300<br>150<br>100 | 600<br>300<br>220 | ns | | Reset to Q or $\overline{Q}$<br>$t_{PLH}$ , $t_{PHL}$ = (0.90 ns/pF) $C_L$ + 205 ns<br>$t_{PLH}$ , $t_{PHL}$ = (0.36 ns/pF) $C_L$ + 107 ns<br>$t_{PLH}$ , $t_{PHL}$ = (0.26 ns/pF) $C_L$ + 82 ns | | 5.0<br>10<br>15 | _<br>_<br>_ | 250<br>125<br>95 | 500<br>250<br>190 | ns | | Input Rise and Fall Times<br>Reset | t <sub>r</sub> , t <sub>f</sub> | 5<br>10<br>15 | | _<br>_<br>_ | 15<br>5<br>4 | μѕ | | B Input | | 5<br>10<br>15 | _<br> | 300<br>1.2<br>0.4 | 1.0<br>0.1<br>0.05 | ms | | A Input | | 5<br>10<br>15 | No Limit | | _ | | | Input Pulse Width A, B, or Reset | tWH,<br>tWL | 5.0<br>10<br>15 | 170<br>90<br>80 | 85<br>45<br>40 | _<br>_<br>_ | ns | | Retrigger Time | t <sub>rr</sub> | 5.0<br>10<br>15 | 0<br>0<br>0 | _<br>_<br>_ | _<br>_<br>_ | ns | | Output Pulse Width — Q or $\overline{Q}$<br>Refer to Figures 8 and 9<br>$C_X = 0.002 \mu F, R_X = 100 k\Omega$ | Т | 5.0<br>10<br>15 | 198<br>200<br>202 | 210<br>212<br>214 | 230<br>232<br>234 | μs | | $C_X = 0.1 \mu F$ , $R_X = 100 \text{ k}\Omega$ | | 5.0<br>10<br>15 | 9.3<br>9.4<br>9.5 | 9.86<br>10<br>10.14 | 10.5<br>10.6<br>10.7 | ms | | $C_X$ = 10 $\mu$ F, $R_X$ = 100 $k\Omega$ | | 5.0<br>10<br>15 | 0.91<br>0.92<br>0.93 | 0.965<br>0.98<br>0.99 | 1.03<br>1.04<br>1.06 | s | | Pulse Width Match between circuits in the same package. $C\chi=0.1~\mu F,~R\chi=100~k\Omega$ | 100<br>[(T <sub>1</sub> – T <sub>2</sub> )/T <sub>1</sub> ] | 5.0<br>10<br>15 | _<br>_<br>_ | ± 1.0<br>± 1.0<br>± 1.0 | ± 5.0<br>± 5.0<br>± 5.0 | % | <sup>\*</sup>The formulas given are for the typical characteristics only at 25°C. ### **OPERATING CONDITIONS** | External Timing Resistance | Rχ | _ | 5.0 | | | kΩ | |-----------------------------|----|---|-----|---|--------------|----| | External Timing Capacitance | cX | _ | 0 | _ | No<br>Limit† | μF | <sup>\*</sup> The maximum usable resistance $R_X$ is a function of the leakage of the capacitor $C_X$ , leakage of the MC14538B, and leakage due to board layout and surface resistance. Susceptibility to externally induced noise signals may occur for $R_X > 1 \text{ M}\Omega$ . <sup>#</sup>Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. <sup>†</sup>If C $\chi$ > 15 $\mu$ F, use discharge protection diode per Fig. 11. Figure 1. Logic Diagram (1/2 of Device Shown) Figure 2. Power Dissipation Test Circuit and Waveforms Figure 3. Switching Test Circuit Figure 4. Switching Test Waveforms Figure 5. Typical Normalized Distribution of Units for Output Pulse Width Figure 7. Typical Total Supply Current versus Output Duty Cycle Figure 6. Typical Pulse Width Variation as a Function of Supply Voltage VDD #### **FUNCTION TABLE** | | Inputs | Out | puts | | | |-------|------------|------------|---------------|---------|--| | Reset | Α | В | Q | Q | | | Н | | Н | 7 | T | | | Н | L | 7 | ᅥ | T | | | Н | <b>∠</b> ~ | L | Not Triggered | | | | Н | Н | <b>∠</b> ∖ | Not Tri | ggered | | | Н | L, H, 🔪 | Н | Not Tr | iggered | | | Н | L | L, H, 🖍 | Not Tri | ggered | | | L | Х | Х | L | Н | | | ~ ~ | Х | Х | Not Triggered | | | Figure 8. Typical Error of Pulse Width Equation versus Temperature Figure 9. Typical Error of Pulse Width Equation versus Temperature # THEORY OF OPERATION Figure 10. Timing Operation #### TRIGGER OPERATION The block diagram of the MC14538B is shown in Figure 1, with circuit operation following. As shown in Figure 1 and 10, before an input trigger occurs, the monostable is in the quiescent state with the Q output low, and the timing capacitor $C_X$ completely charged to $V_{DD}$ . When the trigger input A goes from $V_{SS}$ to $V_{DD}$ (while inputs B and Reset are held to $V_{DD}$ ) a valid trigger is recognized, which turns on comparator C1 and N-channel transistor N1 ①. At the same time the output latch is set. With transistor N1 on, the capacitor $C_X$ rapidly discharges toward $V_{SS}$ until $V_{ref1}$ is reached. At this point the output of comparator C1 changes state and transistor N1 turns off. Comparator C1 then turns off while at the same time comparator C2 turns on. With transistor N1 off, the capacitor C $\chi$ begins to charge through the timing resistor, R $\chi$ , toward VDD. When the voltage across C $\chi$ equals V<sub>ref 2</sub>, comparator C2 changes state, causing the output latch to reset (Q goes low) while at the same time disabling comparator C2 ②. This ends at the timing cycle with the monostable in the quiescent state, waiting for the next trigger. In the quiescent state, $C_X$ is fully charged to $V_{DD}$ causing the current through resistor $R_X$ to be zero. Both comparators are "off" with total device current due only to reverse junction leakages. An added feature of the MC14538B is that the output latch is set via the input trigger without regard to the capacitor voltage. Thus, propagation delay from trigger to Q is independent of the value of $C_X$ , $R_X$ , or the duty cycle of the input waveform. #### RETRIGGER OPERATION The MC14538B is retriggered if a valid trigger occurs $\@$ followed by another valid trigger $\@$ before the Q output has returned to the quiescent (zero) state. Any retrigger, after the timing node voltage at pin 2 or 14 has begun to rise from V<sub>ref 1</sub>, but has not yet reached V<sub>ref 2</sub>, will cause an increase in output pulse width T. When a valid retrigger is initiated $\@$ , the voltage at C<sub>X</sub>/R<sub>X</sub> will again drop to V<sub>ref 1</sub> before progressing along the RC charging curve toward V<sub>DD</sub>. The Q output will remain high until time T, after the last valid retrigger. #### **RESET OPERATION** The MC14538B may be reset during the generation of the output pulse. In the reset mode of operation, an input pulse on $\overline{Reset}$ sets the reset latch and causes the capacitor to be fast charged to $V_{DD}$ by turning on transistor P1 $\mbox{\ \ \ }$ . When the voltage on the capacitor reaches $V_{ref}$ 2, the reset latch will clear, and will then be ready to accept another pulse. It the $\overline{Reset}$ input is held low, any trigger inputs that occur will be inhibited and the Q and $\overline{Q}$ outputs of the output latch will not change. Since the Q output is reset when an input low level is detected on the $\overline{Reset}$ input, the output pulse T can be made significantly shorter than the minimum pulse width specification. #### POWER-DOWN CONSIDERATIONS Large capacitance values can cause problems due to the large amount of energy stored. When a system containing the MC14538B is powered down, the capacitor voltage may discharge from VDD through the standard protection diodes at pin 2 or 14. Current through the protection diodes should be limited to 10 mA and therefore the discharge time of the VDD supply must not be faster than (VDD). (C)/(10 mA). For example, if VDD = 10 V and Cx = 10 $\mu F$ , the VDD supply should discharge no faster than (10 V) x (10 $\mu F$ )/(10 mA) = 10 ms. This is normally not a problem since power supplies are heavily filtered and cannot discharge at this rate. When a more rapid decrease of $V_{DD}$ to zero volts occurs, the MC14538B can sustain damage. To avoid this possibility use an external clamping diode, $D_X$ , connected as shown in Fig. 11. Figure 11. Use of a Diode to Limit Power Down Current Surge ### PIN ASSIGNMENT # **TYPICAL APPLICATIONS** Figure 12. Retriggerable Monostables Circuitry Figure 13. Non–Retriggerable Monostables Circuitry Figure 14. Connection of Unused Sections # **OUTLINE DIMENSIONS** #### NOTES: - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL. 4. DIMENSION F MAY NARROW TO 0.76 (0.030) WHERE THE LEAD ENTERS THE CERAMIC RODY | | INCHES | | MILLIN | IETERS | | |-----|-----------|-------|----------|--------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 0.750 | 0.785 | 19.05 | 19.93 | | | В | 0.240 | 0.295 | 6.10 | 7.49 | | | n | | 0.200 | l | 5.08 | | | D | 0.015 | 0.020 | 0.39 | 0.50 | | | Е | 0.050 | BSC | 1.27 BSC | | | | F | 0.055 | 0.065 | 1.40 | 1.65 | | | ß | 0.100 | BSC | 2.54 BSC | | | | I | 0.008 | 0.015 | 0.21 | 0.38 | | | K | 0.125 | 0.170 | 3.18 | 4.31 | | | Ĺ | 0.300 BSC | | 7.62 BSC | | | | M | 0 ° | 15° | 0° | 15° | | | N | 0.020 | 0.040 | 0.51 | 1.01 | | # **P SUFFIX** PLASTIC DIP PACKAGE CASE 648-08 #### NOTES: - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION I TO CENTER OF LEADS WHEN FORMED PARALLEL. 4. DIMENSION B DOES NOT INCLUDE MOLD FLASH. 5. ROUNDED CORNERS OPTIONAL. | | INC | HES | MILLIN | IETERS | |-----|-------|-------|----------|--------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.740 | 0.770 | 18.80 | 19.55 | | В | 0.250 | 0.270 | 6.35 | 6.85 | | С | 0.145 | 0.175 | 3.69 | 4.44 | | D | 0.015 | 0.021 | 0.39 | 0.53 | | F | 0.040 | 0.70 | 1.02 | 1.77 | | G | 0.100 | BSC | 2.54 BSC | | | Ŧ | 0.050 | BSC | 1.27 BSC | | | 7 | 0.008 | 0.015 | 0.21 | 0.38 | | K | 0.110 | 0.130 | 2.80 | 3.30 | | L | 0.295 | 0.305 | 7.50 | 7.74 | | М | 0° | 10 ° | 0 ° | 10 ° | | S | 0.020 | 0.040 | 0.51 | 1.01 | #### **OUTLINE DIMENSIONS** #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - CONTROLLING DIMENSION: MILLIMETER. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION - 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER - 5 DIMENSION DIDOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.13 (0.005) TOTAL IN EXCESS OF D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIMETERS | | INC | HES | |-----|-------------|-------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | A | 10.15 | 10.45 | 0.400 | 0.411 | | В | 7.40 | 7.60 | 0.292 | 0.299 | | c | 2.35 | 2.65 | 0.093 | 0.104 | | ٥ | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.50 | 0.90 | 0.020 | 0.035 | | G | 1.27 | BSC | 0.050 BSC | | | J | 0.25 | 0.32 | 0.010 | 0.012 | | Κ | 0.10 | 0.25 | 0.004 | 0.009 | | М | 0° | 7° | 0 | 7° | | Ρ | 10.05 | 10.55 | 0.395 | 0.415 | | R | 0.25 | 0.75 | 0.010 | 0.029 | Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and Marare registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. USA/EUROPE/Locations Not Listed: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. 1-800-441-2447 or 602-303-5454 MFAX: RMFAX0@email.sps.mot.com - TOUCHTONE 602-244-6609 INTERNET: http://Design-NET.com JAPAN: Nippon Motorola Ltd.; Tatsumi-SPD-JLDC, 6F Seibu-Butsuryu-Center, 3-14-2 Tatsumi Koto-Ku, Tokyo 135, Japan. 03-81-3521-8315 ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852-26629298